Comparative analysis of different designs of Manchester Encoder based on 45nm UMC CMOS Technology
Author(s):
Sandeep Dasondhi, Deepak Vyas, Sunil Sharma
Keywords:
Manchester code, CMOS, Optical network, Power delay product, MOSFET
Abstract
In this paper different designs of Manchester Encoder formed using CMOS inverters, Transmission Gates, NMOS switches, Pass Transistors & GDI (Gate Diffusion Input) cell that can be operated at higher frequencies are proposed. All designs have been simulated using 45nm UMC CMOS technology at 5GHz clock frequency. These designs are simulated in HSPICE tool for the successful function of the encoder. This encoder also works as XNOR gate or edge triggered D flip-flop. These designs are compared according to average power consumption, number of transistors, propagation delay and power delay product.
Article Details
Unique Paper ID: 146621

Publication Volume & Issue: Volume 5, Issue 1

Page(s): 232 - 236
Article Preview & Download


Share This Article

Join our RMS

Conference Alert

NCSEM 2024

National Conference on Sustainable Engineering and Management - 2024

Last Date: 15th March 2024

Call For Paper

Volume 10 Issue 10

Last Date for paper submitting for March Issue is 25 June 2024

About Us

IJIRT.org enables door in research by providing high quality research articles in open access market.

Send us any query related to your research on editor@ijirt.org

Social Media

Google Verified Reviews