# Design and Synthesis of High Speed Low Power Modular Adders Based on Using Reversible Logic

Balojinaick Desavathu<sup>1</sup>, Venkateswara Rao. P<sup>2</sup>

<sup>1</sup> M.Tech, Dept. of ECE, Guntur Engineering College, Guntur, A.P

<sup>2</sup> Associate Professor, Dept. of ECE, Guntur Engineering College, Guntur, A.P

Abstract- Reversible logic has presented itself as a distinguished technology which performs an vital position in Quantum Computing. Quantum computing gadgets theoretically perform at ultra-excessive velocity and eat infinitesimally less energy. Research did in this mission goals to make use of the concept of reversible logic to break the conventional pace-electricity tradeoff, thereby getting a step closer to comprehend Quantum computing gadgets. To authenticate this research, numerous combinational and sequential circuits are applied which include N-bit Ripple-convey Adder using Reversible gates. The energy and speed parameters for the circuits were indicated, and in comparison with their traditional non-reversible counterparts. The comparative statistical study proves that circuits employing Reversible good judgment as a result are quicker and energy green.

Index Terms- Reversible common sense, quantum fee, rubbish outputs.

## I. INTRODUCTION

Reversible purpose is extensively applied in low strength VLSI. Reversible circuits are match for back-calculation and education in scattered strength, as there is no lack of facts [1]. Fundamental reversible gates are utilized to accomplish the required usefulness of a reversible circuit. The area of expertise of reversible rationale is that, there is no loss of information given that there may be balanced correspondence among statistics sources and yields. This empowers the framework to run in opposite and preserving in thoughts that doing as such, any center of the road configuration degree can be altogether inspected. The fan-out of every rectangular within the circuit should be one. This exam paper centers on execution of reversible reason circuits in which fundamental factor is to improve speed of the plan. A Reversible adder is outlined making use of essential reversible gates. Utilizing this adder, a 8-bit reversible swell bring viper is concocted and afterward contrasted and the conventional 8-bit adder as far as velocity, primary ways, device applied. At that point making use of a comparable reversible adder, a Wallace tree multiplier has been achieved, and contrasted and the conventional Wallace tree multiplier. With the nicely set up truth that successive circuits are the core of automatic outlining, the plan for the manage unit of a reversible GCD processor has been proposed using Reversible purpose gates.

#### II. REVERSIBLE LOGIC

Boolean cause is said to be reversible if the arrangement of statistics sources mapped have an equivalent wide variety of yields mapped i.E. They have balanced correspondence. This is stated utilizing reversible gates within the plans. Any circuit having simply reversible gates is geared up for disseminating no energy. Objectives of Reversible Logic:

A. Quantum Cost: Quantum fee of a circuit is the percentage of execution fee of quantum circuits. All the more precisely, quantum price is characterized as the quantity of rudimentary quantum activities predicted to recognize an gate.

B. Speed of Computation: The time postponement of the circuits have to be as little as potential as there are numerous calculations that have to be performed in a framework together with a quantum processor; finally speed of calculation is a essential parameter at the same time as searching at such frameworks.

C. Garbage Outputs: Garbage yields are the ones yield indicators which do not make contributions in driving similarly squares in the outline. These yields land up repetitive as they are now not required for calculation at a later level. The trash yields make the

75

framework slower; henceforth for better effectiveness it's far important to restriction the quantity of waste yields.

D. Feedback: Looping is totally limited while making plans reversible circuits.

E. Fan-out: The yield of a specific square in the plan can simply drive at most one square in the define. Subsequently it very well may be stated that the Fanout is confined to at least one.

# III. MAJOR SEVERAL REVERSIBLE LOGIC

## 3.1 Feynman Gate

It is a 2\*2 Feynman gate [13]. The information vector is I (A, B) and the yield vector is O(P, Q). The yields are characterized y P=A, Q=AÅB. Quantum cost of a Feynman gate is 1. Figure 1 demonstrates a 2\*2 Feynman gate.



Figure 1: Feynman gate

## 3.2 Double Feynman Gate (F2G)

It is a 3\*3 Double Feynman gate [14]. The input vector is I (A, B, C) and the yield vector is O (P, Q, R). The yields are characterized by P = A, Q=AÅB, R=AÅC. Quantum cost of twofold Feynman gate is 2. Figure 2 demonstrates a 3\*3 Double Feynman gate.



Figure 2: Double Feynman gate

#### 3.3 Toffoli Gate

It is a 3\*3 Toffoli gate [6] The info vector is I(A, B, C) and the yield vector is O(P,Q,R). The yields are characterized by P=A, Q=B, R=ABÅC. Quantum cost of a Toffoli gate is 5. Figure 3 demonstrates a 3\*3 Toffoli gate.



Figure 3: Toffoli gate

#### 3.4 Fredkin Gate

It is a 3\*3 Fredkin gate [7]. The information vector is I (A, B, C) and the yield vector is O(P, Q, R). The yield is characterized by P=A, Q= A\_ BÅAC and R= A\_ CÅAB. Quantum cost of a Fredkin gate is 5. Figure 4 demonstrates a 3\*3 Fredkin gate.



Figure 4: Fredkin gate

#### 3.5 Peres Gate

It is a 3\*3 Peres gate [15]. The info vector is I (A, B, C) and the yield vector is O (P, Q, R). The yield is characterized by P = A, Q = AÅB and R=ABÅC. Quantum cost of a Peres gate is 4. Figure 5 demonstrates a 3\*3 Peres gate.



Figure 5: Peres gates

## 3.6 Double Peres gate or HNG gate

It is a 3\*3 Peres gate [15]. The info vector is I (A, B, C) and the yield vector is O (P, Q, R). The yield is characterized by P = A,  $Q = A \mathring{A} B$  and  $R = A B \mathring{A} C$ . Quantum cost of a Peres gate is 4. Figure 5 demonstrates a 3\*3 Peres gate.



Figure 6: DPG gate

## IV. REVERSIBLE N-BIT FULL ADDER



Figure 7. The RCA with EAC using HNG and Peres reversible gate

The Reversible Full Adder Design comprises of HNG, PG gates, and their interconnections are appeared inside the Figure 7. The 3 information sources are A, B, and Cin, The yields are S/D and C/B. For Ctrl esteem 0 the circuit plays addition and Subtraction for Ctrl esteem one. The portions of

Garbage inputs are 1 spoken to with the aid of steady 0. The Garbage yields are three spoken to by way of g1 to g3. The Quantum Cost for the outline is 10. A Quantum Cost preferred viewpoint of 11 is gotten whilst contrasted with Adder/Subtractor making use of essential gates and of 4 while contrasted with Adder/Subtractor utilizing cmos motive. Quantum Cost benefit is due to the acknowledgment of Arithmetic squares utilizing two PG gates as towards two F and one TR gate for Design I and two TR gate.



Figure 8. Reversible N-bit Adder

The obligations of both growth and subtraction may be performed by way of a one simple double viper. Such twofold circuit can be outlined by along with a faymen gate with every full adder as seemed in below figure. The determine above demonstrates the four bit parallel twofold viper/subtractor which has 4 bit contributions as A3A2A1A0 and B3B2B1B0.The mode input manipulate line M is related to convey contribution of the minimal be aware worth piece of the full adder. This manipulate line chooses the sort of undertaking, regardless of whether or not enlargement or subtraction. At the factor whilst M= 1, the circuit is a subtractor and when M=zero, the circuit movements in the direction of becoming adder. The Ex-OR gate comprises of contributions to which one is related to the B and other to enter M. At the point whilst M = zero, B Ex-OR of 0 supply B. At that point complete adders include the B with A with deliver enter 0 and accordingly an expansion task is carried out. At the point whilst M = 1, B Ex-OR of zero create B complement and furthermore deliver input is 1. Consequently the supplemented B inputs are delivered to An and 1 is blanketed via the information deliver, simplest a 2's supplement assignment. In this way, the subtraction hobby is carried out.

## SIMULATION RESULTS



Fig.9 Output of adder

#### V. CONCLUSION

It can be visible that the overall performance of virtual circuits may be improved the use of reversible gates and feature compared N-bit ripple carry reversible adder with an irreversible layout patterns in phrases of velocity and power; thereby concluding that reversible designs are quicker and electricity efficient. Furthermore, this concept is prolonged to combinational circuits such as a Wallace tree multiplier using reversible gates, which have been simulated and respective consequences validate prior inferences.

## REFERENCES

- [1] B, Raghu Kanth; B, Murali Krishna; G, Phani Kumar; J, Poornima, "A Comparative Study of Reversible Logic Gates", International Journal of VLSI and Signal Processing Applications, vol.2, Issue 1, Feb 2012, (51-55), ISSN 2231-3133 (Online).
- [2] John P. Hayes, "PC Architecture and Organization", McGraw-Hill, 1998. ISBN 10: 0070273553/ISBN 13: 9780070273559
- [3] Min-Lun Chuang; Chun-Yao Wang, "Amalgamation of Reversible Sequential Elements," Design Automation Conference, 2007. ASPDAC '07. Asia and South Pacific , vol., no., pp.420,425, 23-26 Jan. 2007 doi: 10.1109/ASPDAC.2007.358022
- [4] Yelekar, P.R.; Chiwande, S.S., "Plan of successive circuit utilizing reversible rationale," A
- [5] Morrison, M.; Ranganathan, N., "Outline of a Reversible ALU Based on Novel Programmable

- Reversible Logic Gate Structures," VLSI (ISVLSI), 2011 IEEE Computer Society Annual Symposium on , vol., no., pp.126,131, 4-6 July 2011 doi: 10.1109/ISVLSI.2011.30.
- [6] Nachtigal, M.; Thapliyal, H.; Ranganathan, N., "Plan of a reversible single exactness coasting point multiplier in light of operand decay," Nanotechnology (IEEE-NANO), 2010 tenth IEEE Conference on , vol., no., pp.233,237, 17-20 Aug. 2010 doi: 10.1109/NANO.2010.5697746
- [7] John P. Hayes, "PC Architecture and Organization", McGraw-Hill, 1998. ISBN 10: 0070273553/ISBN 13: 9780070273559
- [8] Min-Lun Chuang; Chun-Yao Wang, "Amalgamation of Reversible Sequential Elements," Design Automation Conference, 2007. ASPDAC '07. Asia and South Pacific , vol., no., pp.420,425, 23-26 Jan. 2007 doi: 10.1109/ASPDAC.2007.358022
- [9] Yelekar, P.R.; Chiwande, S.S., "Plan of successive circuit utilizing reversible rationale," Advances in Engineering, Science and Management (ICAESM), 2012.