# A Review on High Performance Architecture for Packet Classification for Secure Communication Network

Faraaz Ansar Siddiqui <sup>1</sup>, Vaishnavi Joglekar<sup>2</sup>, Somiya Pathan<sup>3</sup>, Sunidhi Bopte<sup>4</sup>, Rahil Khan<sup>5</sup>
 <sup>1,2,3,4</sup>Student, Anjuman College of Engineering and Technology, Nagpur, India
 <sup>5</sup>Assistant Proffessor, Anjuman College of Engineering and Technology, Nagpur, India

Abstract- Packet Classification is a core function used in an internet router, firewall, network security and quality of services. Packet classification technique is very crucial since various unauthorized and malicious networks are being exposed to. For secure networking and avoiding unauthorized access, incoming packets flow based on predefined rules available in a classifier. Available software solution's performance is not efficient for wire speed processing in high speed networks. To meet the line-card requirement and wire speed processing hardware solution is more efficient and secure than software solution. For implementing hardware architecture for wire speed processing different algorithms have been proposed. This paper presents review on different algorithm and technique used to implement packet classification architecture. High performance packet classification architecture can be implemented using Field programmable gate array (FPGA) and large number of rules can be stored using on-chip memory resource of FPGA.

*Index Terms*- Packet classification, 5-tuple, Quality of services, latency, throughput.

#### I. INTRODUCTION

Modern packet processing system uses technique known as packet classification in place of demultiplexing due to various advantages like high speed and ability to cross multiple layers. Various services like firewalls, Virtual Private Network (VPN), network security, policy-based-routing, traffic shaping and Quality of Services (QoS) require classification. packet This makes packet classification an integrated part of network intrusion detection system (NIDS) [7-11]. To access various services, it is required to figure out which rule matches with incoming packet and depending on it necessary action is taken. In other words, flows are decided by rules applied to incoming packets and

each rule in a rule-set specifies a flow to which a packet may belong based on values in header fields. Packet classification process involves inspection of multiple fields against a rule-set may be containing thousands of rules. This is one of the challenge and difficulty in the process of classification [8]. Each rule in a classifier has a priority and action is taken according to their priority. Basic 5-tuple are present in the standard packets header which include destination and source IP address field, destination and source port number field and the protocol type field as depicted in figure.1. For different combination of values of the fields require different matches like prefix match for destination and source IP address field, range match for destination and source port field and exact match for protocol field [11]. For better performance, packet classification system must support all the type of match [14-16].

| 2       | 11         | 21     | -         | -       |
|---------|------------|--------|-----------|---------|
| Source  | Destinatio | Sourc  | Destinati | Protoco |
| Address | n Address  | e Port | on Port   | 1       |
| 32 Bit  | 32 bit     | 16 bit | 16 bit    | 8 bit   |
|         |            |        |           |         |

Figure.1 Standard 5-tuple packet header fields

Considering the fact that packet classification system is the central part of firewalls, internet routers and various intrusion detection systems. Various packet classification algorithms have been proposed to perform packet classification; just because of special computational method most of the existing algorithms may not be suitable for hardware implementation. The main performance metrics that should be taken into an account while designing algorithms for implementing hardware packet classification system are as follow:

- Memory requirement: memory requirement for storing number of rules is limited in hardware solution. The on-chip SRAM of FPGAs can be used to store large number of rules.
- Multi match classification: packet classification algorithm should support exact match, prefix

match and range match. It should also avoid the use of prefix to range match conversion which is memory inefficient.

- High speed: algorithm must meet the in-line requirement of 100/200/400 Gbps while supporting large number of rules.
- Update, modify and delete rules: Dynamic modification, updating and removing of outdates rules is required for supporting various new applications.
- Latency: low latency application requires parallel orientation in cost of memory while in some application series orientation is feasible. It is important that algorithm should be flexible in orientation for supporting all types of application.

Above performance matrices are very crucial while designing hardware packet classification architecture to avoid degradation of performance of the architecture. However, performance of architecture depends on an algorithm used for designing it. INTERNATIONAL JOURNAL OF INNOVATIVE RESEARCH IN TECHNOLOGY reserves the right to do the final formatting of your paper.

## II. DETAIL STUDY ON PACKET CLASSIFICATION TECHNIQUES

From literature survey and review of related work, it is observed that researchers have designed the packet classification architecture using algorithms based on these four methods: exhaustive search, decision tree based, tuple search and decomposition based method. Decision tree based approach and decomposition approach are desirable for hardware based implementation of packet classification system. Efforts have been undertaken by researchers for designing of multi-match packet classification architecture for firewalls and all type of intrusion detection systems. Researchers put their best to hardware solution implement for packet classification.

For one-dimensional packet classification, Ternary Content Addressable Memory (TCAM) is the desirable hardware solution because of its simple management and speed. To check all fields at a time and at high speed, TCAM based search engine is used. For multi-dimensional packet classification using TCAM, Yeim-Kuan Chang and Cheng-Chien Su have proposed an efficient range-encoding Scheme for Packet Classification using Gray code [3]. Experimental result's shows the proposed binary reflected gray code-based (BRGC) encoding scheme requires less TCAM storage than parallel packet classification encoding (PPCE) scheme. The BRGC based encoding scheme is proposed for range values of source and destination port number but it is also used for source and destination address field of packets having prefix addresses. Problems like limited scalability and the range to prefix blowout for large number of rule-set have solved using BRGC based encoding scheme.

Lu Sun, Hoang Le, Viktor K. Prasanna have proposed optimizing decomposition-based packet classification on FPGA [4]. Decomposition-based IP classification algorithms consist of two phase: in first phase, independent searches are performed on each field of packets, while in second phase: results from the first phase are combined. Due to limited resources and limited on-chip memory on FPGAs, the second phase of the decomposition based algorithms become challenging. To solve this problem, they have proposed a systolic-array-based architecture which efficiently combines the results of the first phase in the second phase. The proposed architecture on set intersection and compact representation of matching rules yields better performance in second phase of the algorithm. The design is more efficient, feasible and attractive in logic resources, in handling large rulesets and in area than any other decomposition based algorithm. The proposed architecture has implemented on Xilinx Virtex-6 XC6VLX760 with -2 speed grade as a target in Verilog using Xilinx ISE 12.4 tool. The implemented design achieves high throughput of 107 Gbps while supporting rules upto 64K of minimum packet size of 80 bytes.

Weirong Jiang and Victor K. Prasanna have introduced Field-Split Parallel Bit Vector (FSBV) based architecture [2]. The FSBV architecture is suitable for Snort rule and it is a novel SRAM-based architecture which exploited the use of BlockRAMs of current FPGA. It supports multi match packet classification and also handles the negation and value list problem. The architecture is memory efficient because range to prefix conversion is not used for range values. Proposed architecture used TCAM algorithm for source and destination address fields, CAM algorithm for protocol field and Bit Vector (BV) algorithm for source and destination port fields. The FSBV architecture achieved clock frequency of 167 MHz and processed two packets every clock cycle with the use of dual-port RAMs on a Xilinx Virtex-5 XCVFX200T device. Using SRAM-based architecture and low memory requirement, one fourth power reduction can be achieved over BV-TCAM.

Researchers have developed various software packet classification, but hardware solutions for solutions yield high performance and supports dynamic updates. Yun R Qu, Shijie Zhou, and Viktor K. Prasanna have proposed a high performance 2dimensional pipelined architecture for packet classification on FPGA which supports dynamic updates of rules [6]. The proposed architecture consists of self-reconfigurable processing elements. A modular processing element (PE) can handle range match as well as prefix match and does not need range to prefix conversion. Multiple modular processing elements (PEs) are used in the architecture to construct a 2-dimensional architecture for handling large number of rules. Striding and clustering technique is used in the implemented architecture to vary size of sub-field and number of rules. The architecture can perform packet classification of s-bit subfield against a set of n rules using striding and clustering technique. A set of algorithm supports modification, deletion and insertion operations on the proposed architecture. Dynamic updatable of rules on hardware is possible without deteriorating the pipeline performance. The architecture is scalable with respect to large input length. The Proposed architecture maintains very high clock frequency of 324 MHz and can achieve throughput of 190 Gbps with 1K 15-tuple rule-set on Virtex-6 XC6VLX760 FFG1760-2 FPGA device.

A scalable and modular architecture for high performance packet classification have been proposed by Thilan Ganegedara, Weirong Jiang, and Viktor K. Prasanna [1]. They have proposed a novel modular Bit-Vector based architecture on field programmable logic array (FPGA) using StrideBV algorithm. Range integration search in the architecture avoids the use of range-to-prefix conversion and supports all type of match. The architecture is scalable on hardware and pipelined priority encoder is used for extracting highest priority match. Proposed serial and parallel versions of StrideBV based architecture are ruleset-feature independent solution. Their solution is flexible in orientation depending on an application and latency requirement. Proposed architecture is memory efficient, achieves 100+ Gbps throughput while supporting upto 28K rules using only on-chip resources. on a state-of-the-art Xilinx Virtex-7 2000T FPGA device and evaluates the performance of both serial and parallel version of strideBV using post place-and-route

## III. CONCLUSION

Packet classification technique is very important to secure communication network and to avoid unauthorized access. Software based packet classification is not much efficient to meet wire speed requirement. So it is concluded that, hardware based packet classification will be required to meet wire speed requirements with low latency and high throughput. Literature survey has been done by studying various existing techniques with their advantages and disadvantages

#### REFERENCES

- Thilan Ganegedara, Weirong Jiang, and Viktor K. Prasanna, Fellow, IEEE; "A Scalable and Modular Architecture for High-Performance Packet Classification"; IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, VOL. 25, NO. 5, MAY 2014; 1045-9219 \_ 2013 IEEE, pp.1135-1144
- [2] W. Jiang and V. K. Prasanna, "Field-split Parallel Architecture for High Performance Multi match Packet Classification using FPGAs," in Proc. of the 21st Annual Symp. on Parallelism in Algorithms and Arch. (SPAA), 2009, pp. 188– 196.
- [3] Yeim-Kuan Chang and Cheng-Chien Su, "Efficient TCAN Encoding Scheme Packet Classification using Gray Code," in IEEE GLOBECOM 2007 proceedings @2007 IEEE.
- [4] Lu Sun, Hoang Le, Viktor K. Prasanna;
  "Optimizing Decomposition-based Packet Classification Implementation on FPGAs"; 2011 International Conference on Reconfigurable Computing and FPGAs; 978-0-7695-4551-6/11 \$26.00 © 2011 IEEE; pp. 170-175

- [5] Andrea Sanny, Thilan Ganegedara, Viktor K. Prasanna; "A Comparison of Ruleset Feature Independent Packet Classification Engines on FPGA; 2013 IEEE 27th International Symposium on Parallel & Distributed Processing Workshops and PhD Forum", 978-0-7695-4979-8/13 \$26.00 © 2013 IEEE
- [6] Yun R. Qu, Shijie Zhou, and Viktor K. Prasanna; "High- performance architecture for dynamically updatable packet classification on FPGA," Architecture for Networking and communication systems (ANCS), 2013 ACM/IEEE Symposium on @ 2013 IEEE, pp. 125-136
- [7] Pankaj Gupta and Nick Mckneown; "Algorithms for packet classification" in IEEE magazine, March/April 2001 pp. 24-32
- [8] Ausaf Umar Khan, Dr. Manish Chawhan, Dr. Yogesh Suryawanshi, Sandeep Kakde, "Design of High Performance Packet Classification Architecture for Communication Networks," in Journal of Telecommunication, Electronic and Computer Engineering, Malaysia, ISSN: 2180 - 1843 e-ISSN: 2289-8131 Vol. 9 No. 4, pp. 109-115.
- [9] T. Ganegedara and V. Prasanna, "StrideBV: 400G+ Single Chip Packet Classification," in Proc. IEEE Conf. HPSR, 2012, pp. 1-6.
- [10] Mahmood Ahmadi, S. Arash Ostadzadeh, and Stephan Wong; "An Analysis of Rule-Set Databases in Packet Classification," in 18th Annual Workshop on Circuits, Systems and Signal Processing (ProRISC 2007), 29-30 November 2007, Veldhoven, The Netherlands.
- [11] Ausaf Umar Khan, Yogesh Suryawanshi, Dr. Manish Chawhan, Sandeep Kakde, "Design and Implementation of High performance Architecture for Packet Classification," in International Conference on Advances in Computer Engineering and Applications, IMS Engineering College, Ghaziabad, India, page 598-602, IEEE.
- [12] Nekoo Rafiei Karkvandi, Hassan Asgharian, Amir Kusedghi, Ahmad Akbari, "Hardware Network packet Classifier for High Speed Intrusion Systems," in International Journal of Engineering and Technology; Volume 4 No.3, March, 2014.
- [13] Aladdin Abdulhassan and Mahmood Ahmadi, "Parallel Many Fields Packet Classification

Technique using R-Tree ," in Annual Conference on New Trends in Information & Communications Technology Applications-(NTICT'2017), 7-9 March 2017.

- [14] Safaa O.Al-Mamory and Wesam S.Bhaya; "Taxonomy of Packet Classification algorithms," in Journal of Babylon University/Pure and Applied.
- [15] Balasaheb S. Agarkar and Uday V. Kulkarni, Ph.D., "A Novel Technique for Fast Parallel Packet Classification," in International Journal of Computer Applications (0975 – 8887) Volume 76–No.4, August\_2013.
- [16] Andreas Fiessler, Sven Hager and Björn Scheuermann, "Flexible Line Speed Network Packet Classification Using Hybrid On-chip Matching Circuits," in IEEE 18th International Conference on High Performance Switching and Routing (HPSR), 18-21 June 2017.
- [17] Hung-Yi Chang, Chia-Tai Chan, Pi-Chung Wang, Chun-Liang Lee; "A Scalable Hardware Solution for Packet Classification," in ICCS @2004 IEEE.
- [18] G. Jedhe, A. Ramamoorthy, and K. Varghese, "A Scalable High Throughput Firewall in FPGA," in Proc. 16th Int'l Symp. FCCM. Apr. 2008, pp. 43-52.
- [19] M. Faezipour and M. Nourani, "Wire-Speed TCAM-Based Architectures for Multimatch Packet Classification," in IEEE Transactions on Computers, vol. 58, no. 1, pp. 5-17, Jan. 2009.
- [20] D.E. Taylor, "Survey and Taxonomy of Packet Classification Techniques," in ACM Computing Survey, vol. 37, no. 3, pp. 238-275, Sept. 2005.
- [21] C.R. Meiners, A.X. Liu, and E. Torng, "Hardware Based Packet Classification for High Speed Internet Routers," Berlin, Germany: Springer-Verlag, 2010.
- [22] H. Song and J.W. Lockwood, "Efficient Packet Classification for Network Intrusion Detection Using FPGA," in Proc. ACM/SIGDA. 13th Int'l Symp. FPGA, 2005, pp. 238-245